An On-Chip Delay Measurement Technique for Small-Delay Defect Detection using Signature Registers
An On-Chip Delay Measurement Technique for Small-Delay Defect Detection using Signature Registers

Palabras clave

delay estimation
design for testability (DFT)
integrated circuit measurements
semiconductor device reliability
signature register

Cómo citar

Rajeshwari Soma, Zulekha Tabassum, & S.Prathap. (2013). An On-Chip Delay Measurement Technique for Small-Delay Defect Detection using Signature Registers. Revista Global De Ciencia Y tecnología informática, 13(C10), 21–28. Recuperado a partir de https://gjcst.com/index.php/gjcst/article/view/1630

Resumen

This paper presents a delay measurement technique using signature analysis and a scan design for the proposed delay measurement technique to detect small-delay defects The proposed measurement technique measures the delay of the explicitly sensitized paths with the resolution of the on-chip variable clock Generator The proposed scan design realizes complete on-chip delay measurement in short measurement time using the proposed delay measurement technique and extra latches for storing the test vectors The evaluation with Rohm 0 18- m process shows that the measurement time is 67 8 reduced compared with that of the delay measurement with standard scan design on average The area overhead is 23 4 larger than that of the delay measurement architecture using standard scan design and the difference of the area overhead between enhanced scan design and the proposed method is 7 4 on average The data volume is 2 2 times of that of test set for normal testing on average
Creative Commons License

Esta obra está bajo una licencia internacional Creative Commons Atribución 4.0.

Derechos de autor 2013 Authors and Global Journals Private Limited