Abstract
The solution for the multiprocessor system architecture is Application specific Network on Chip NOC architectures which are emerging as a leading technology Modeling and simulation of multilevel network structure and synthesis for custom NOC can beneficial in addressing several requirements such as bandwidth inter process communication multitasking application use deadlock avoidance router structures and port bandwidth The paper emphasizes on the network on chip modeling and synthesis of 2D network and intercommunication among multilevel 2D networks NOC synthesis environment provides transaction level network modeling and address all the requirements together in an integrated chip In the paper consideration is done for 2D 8 x 8 network and similar networks are considered which are identified by their specific network address NOC chip is developed using VHDL programming language Design is implemented in Xilinx 14 2 VHDL software functional simulation is carried out in Modelsim 10 1 b student edition and synthesis process is carried out on Digilent Sparten -3E FPGAThis work is licensed under a Creative Commons Attribution 4.0 International License.
Copyright (c) 2013 Authors and Global Journals Private Limited